ScholarMate
客服热线:400-1616-289

An Analog-Assisted Digital LDO With Dynamic-Biasing Asynchronous Comparator

Woo, Yuet Ho; Yang, Jianxin; Li, Junwen; Guo, Jianping; Zheng, Yanqi; Leung, Ka Nang*
Science Citation Index Expanded
中山大学

摘要

This paper presents a digital low-dropout regulator (DLDO) with three-level switching (TLS) and analog-assisted (AA) structure formed by dynamic-biasing asynchronous comparator, capacitive-coupling RC network and auxiliary power switch. The proposed AA-DLDO is fabricated in a 65-nm CMOS process. The minimum load current is 18 mu A. The maximum undershoot is 200 mV under load transient of 4.82-mA/1-ns. The recovery time is 8 ns. The figure-of-merit of proposed design is better than the other DLDOs by more than 14 times.

关键词

Digital LDO three-level switching dynamic biased asynchronous comparator